Matched Length Does Not Always Equal Matched Delay


Reading time ( words)

In previous columns, I have discussed matched length routing and how matched length does not necessarily mean matched delay. But, all design rules, specified by chip manufacturers regarding high-speed routing, specify matched length--not matched delay. In this month’s column we’ll take a look at the actual differences between the two.

Typically, more than one layer change is required when routing traces to matched length. Figure 1 illustrates the DDR2 address bus routing I did in Altium Designer, my preferred layout tool. In this case, each address signal has four layer changes. The red and green traces are the top and bottom layers--which should be kept as short as possible--and the yellow and orange traces are inner layers embedded between the planes. This was a particularly difficult route as there were two DDR2 memory chips placed on both the top and bottom sides of the board, so each address signal had to go to four different chips and still maintain the correct delay.

 Olney_Delay.jpg

Figure 1: Matched delay T-section DDR2 address routing in Altium Designer.

The longest routes should be placed on the inner layers as this reduces electromagnetic radiation. With all other factors being equal, generally, a trace routed on the inner stripline layer exhibits 4-10 dB less noise than a trace routed on the outer microstrip  layer. Also, please note that there are more high harmonics on the top layer routing. The high-frequency components radiate more readily because their shorter wavelengths are comparable to trace lengths, which act as antennas. Consequently, although the amplitude of the harmonic frequency components decreases as the frequency increases, the radiated frequency varies depending on the trace’s characteristics.

Read the full column here.


Editor's Note: This column originally appeared in the March 2014 issue of The PCB Design Magazine.

Share

Print


Suggested Items

Real Time with… AltiumLive Europe 2020: Eric Bogatin’s ‘Unlearning’ Keynote

10/27/2020 | Pete Starkey, I-Connect007
Pete Starkey admits to not being a Star Wars freak, but he was impressed by Yoda’s iconic wisdom and philosophy and intrigued by his advice that, “You must unlearn what you have learned.” Here, he describes how attending Dr. Eric Bogatin’s keynote at the AltiumLive Europe 2020 Virtual Summit was an enlightening experience.

Book Excerpt: Power Integrity by Example

06/10/2020 | I-Connect007 Editorial Team
The following is an excerpt from "The Printed Circuit Designer's Guide to... Power Integrity by Example," written by Fadi Deek of Mentor, a Siemens Business. In this free eBook, Deek addresses problematic issues within electronic transmissions, and presents a variety of simulations and analyses in every chapter.

AltiumLive Frankfurt 2019: Rick Hartley Keynote

11/25/2019 | Pete Starkey, I-Connect007
Introduced by Lawrence Romine, Altium’s VP of corporate marketing, as a “low impedance presenter with a passion for his topic,” Rick Hartley delivered the opening keynote at the AltiumLive 2019 European PCB Design Summit in Frankfurt, Germany. Pete Starkey provides an overview of Hartley's presentation, entitled “What Your Differential Pairs Wish You Knew."



Copyright © 2021 I-Connect007. All rights reserved.